MS1004SH Application Note

CAT. No.1D0200-3.1E

## Precautions

Thank you for purchasing this product.
When using this IC, please follow the warnings and cautions given below to ensure safety.

| Warning | $!$ | Improper handling may result in death, serious injury, or major property damage. |
| :--- | :--- | :--- |
| Caution | $!$ | Improper handling may result in minor injury or property damage. |

Warning | This IC is intended to be used for general electronic equipment (office equipment, communication |
| :--- |
| equipment, measurement equipment, consumer electronics, etc.). Do not use the product for medical |
| equipment, aerospace planes, trains, transportation equipment (vehicles, ships, etc.), or nuclear power |
| control systems that may directly affect human life or health in case of a malfunction or trouble. Contact us |
| before using the product in applications other than general electronic equipment. |

- The contents of this document are subject to change without notice.
- Use of this product constitutes acceptance of the formal specifications.
- We have taken every possible measure to ensure the accuracy of the information in this document. However, we will not be held liable for any losses or damages incurred or infringements of patents or other rights resulting from use of this information.
- This document does not guarantee or license the execution of patent rights, intellectual property rights or any other rights of Shindengen or third parties.
- No part of this document may be reproduced in any form without prior consent from Shindengen.
$\triangle$ Although we continuously make every effort to enhance the quality and reliability of our products, there is a certain probability of failure or malfunction in semiconductor products. It is advisable for customers to consider taking any safety measures in their design, such as redundancy, fire containment, and malfunction prevention to avoid personal injury, fires, or social damages.
$\triangle$ Our semiconductor products contained in this manual require especially high grade of quality and reliability and are not designed and manufactured to be used in equipment or systems of which failures or malfunctions may directly affect human life or health. When using the product in special or specific applications described below, be sure to contact us to confirm whether the intended use of the product is appropriate.

Special applications
Transportation equipment (vehicles, ships, etc.), trunk-line communication equipment, traffic signal control systems, disaster/crime prevent systems, various safety equipment, medical equipment, etc.
Specific applications
Nuclear power control systems, aircraft equipment, aerospace equipment, submarine repeaters, life-support systems, etc.
\} Not only for the above special and specific applications, when you use our IC products also for equipment and systems that are intended for continuous operation and expected to last for a long time, please contact us.

Shindengen provide support for circuit design to ensure safe use of our IC products. Please contact our sales representative or product marketing department if you have any questions.

## Contents

| 1. Overview | $\ldots$ | 4 | 4. Pin functions |  | ... | 17 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1.1 Introduction | ... | 4 | $4.1 \mathrm{Z} / \mathrm{C}$ | pin | $\cdots$ | 17 |
| 1.2 Characteristics | ... | 4 | $4.2 \mathrm{~F} / \mathrm{B}$ | pin | $\ldots$ | 17 |
| 1.3 Applications | ... | 4 | 4.3 GND | D pin | ... | 17 |
| 1.4 Appearance and dimensions | ... | 4 | 4.4 OC | L pin | ... | 17 |
| 1.5 Basic circuit configuration | ... | 5 | 4.5 VG | pin | ... | 17 |
| 2. Block diagram | $\ldots$ | 6 | 4.6 Vcc | pin | $\ldots$ | 17 |
| 2.1 Block diagram | ... | 6 | 4.8 Vin | pin | $\ldots$ | 17 |
| 2.2 Pin names | $\ldots$ | 6 | 5. Design procedure |  | ... | 18 |
| 3. Circuit operation | ... | 7 | 5.1 D | ign flow chart | ... | 18 |
| 3.1 Startup | $\ldots$ | 7 | $\begin{array}{ll} 5.2 & \begin{array}{l} \text { Ex } \\ \text { de } \end{array} \end{array}$ | mple of main transformer ign conditions | ... | 19 |
| 3.1.1 Startup circuit | ... | 7 | 5.3 Fo | mulas for main transformer ign | $\ldots$ | 19 |
| 3.1.2 Soft-Start (SS) | $\ldots$ | 8 | 5.4 C | cking the operating points | ... | 21 |
| 3.1.3 Bias assist | $\cdots$ | 8 | 5.4.1 | Variables in formulas | $\cdots$ | 22 |
| 3.2 Oscillation | ... | 9 | 5.4.2 | Bottom-skip start power | $\cdots$ | 22 |
| 3.2.1 On-trigger circuit | ... | 9 |  |  |  |  |
| 3.2.2 Quasi-resonance | ... | 9 | 5.4.3 | Bottom-skip end power | $\cdots$ | 22 |
| 3.2.3 Soft drive | $\ldots$ | 10 |  |  |  |  |
| 3.2.4 Bottom-skip operation | $\cdots$ | 10 | 5.4.4 | Auto-burst start/end power | $\cdots$ | 24 |
| 3.2.5 Output voltage control | $\ldots$ | 11 |  |  |  |  |
| 3.3 Burst operation mode | ... | 11 | 5.4.5 | Drooping- point power | ... | 24 |
| 3.3.1 Auto-burst mode (Auto-atandby mode) | $\ldots$ | 11 |  |  |  |  |
| 3.3.2 Super-standby mode (SP Standby mode) | ... | 13 | 5.5 Pin design |  | $\cdots$ | 27 |
| 3.4 Protection functions | ... | 14 | 5.5.1 | $\mathrm{Z} / \mathrm{C}$ pin (Pin 1) | ... | 27 |
| 3.4.1 Vcc overvoltage protection latch (OVP) | $\ldots$ | 14 | 5.5.2 | F/B pin (Pin 2) | $\ldots$ | 29 |
| 3.4.2 Overcurrent protection (OCP) | $\cdots$ | 14 | 5.5.3 | OCL pin (Pin 4) | $\ldots$ | 30 |
| 3.4.3 Overload protection (Timer latch circuit) | $\ldots$ | 15 | 5.5.4 | VG pin (Pin 5) | $\ldots$ | 31 |
| 3.4.4 VCC-GND short circuit protection | ... | 16 | 5.5.5 | Vcc pin (Pin 6) | $\ldots$ | 32 |
| 3.4.5 Leading edge blank (LEB) |  | 16 |  | Setting resonating capacitor | $\ldots$ | 34 |
| 3.4.6 On-trigger malfunction prevention circuit | $\ldots$ | 16 | 6. Exampl | e circuit diagram | $\ldots$ | 35 |
| Thermal shutdown circuit (TSD) | $\cdots$ | 16 | 6.1 Cir | cuit diagram | $\cdots$ | 35 |
|  |  |  | $\begin{gathered} 6.2 \mathrm{Ca} \\ \text { cir } \end{gathered}$ | culations for example uit design | $\cdots$ | 35 |

## 1. Overview

### 1.1 Introduction

We have developed the MS1003SH and MS1004SH to meet the growing demand for power conservation. These ICs incorporate a super-standby mode to optimize power efficiency under micro loads.

The MS1003SH and MS1004SH consume less power in standby mode than conventional ICs. The ICs incorporate various functions to make it more user-friendly and to make it easier to design a power supply with fewer external components.

### 1.2 Characteristics

1) Quasi-resonant design for high efficiency and low noise
2) Four-step soft-start function
3) Onboard startup circuit requires no startup resistor, dramatically reducing losses in the startup circuit.
4) The automatic bottom-skip function controls increases in oscillation frequency and improves efficiency under light loads.
5) Auto-burst mode improves efficiency under light loads with no additional components.
6) Super-standby mode improves efficiency under micro loads.
7) Soft drive circuit reduces noise.
8) Thermal shutdown, overvoltage protection, and overload protection (Timer latch)
9) Primary current limit circuit incorporates an input voltage dependence correction circuit to reduce the number of components required.
10) Bias assist function for startup circuit
11) Vcc-GND short circuit protection function
12) SOP8/7J package employed for compact dimensions

### 1.3 Applications

Industrial equipment, video recorders, refrigerators, washing machines, air conditioners and other appliances in which reduced standby power consumption is a design goal.

### 1.4 Appearance and dimensions Unit: mm



## CAT. No.1D0200-3.1E

### 1.5 Basic circuit configuration

(1) Circuit without super-standby mode (Only auto-burst mode is used)

(2) Circuit with super standby mode


CAT. No.1D0200-3.1E
2. Block diagram
2.1 Block diagram

2.2 Pin names


| Terminal No. | Symbol | Terminal Name |
| :---: | :---: | :---: |
| 1 | Z/C | Zero Current Detection Terminal |
| 2 | F/B | Feed Back Terminal |
| 3 | GND | Ground Terminal |
| 4 | OCL | Over Current Limit Terminal |
| 5 | VG | VG Terminal |
| 6 | Vcc | Vcc Terminal |
| 7 | NC | No Connection |
| 8 | Vin | Vin Terminal |

## CAT. No.1D0200-3.1E

3. Circuit operation

### 3.1 Startup

The diagram below shows the startup sequence.


Startup sequence

### 3.1.1 Startup circuit

The startup circuit does not require a startup resistor, making it possible to easily start the IC with a small number of components. A schematic diagram of the startup circuit is shown to the right.
Until the IC starts up, the startup circuit current Icc (stup) flows from the Vin pin to the Vcc pin to charge C , as shown in the diagram.

Oscillation begins when the voltage at the Vcc pin : Vcc reaches"On-State voltage" (Vcc (start)) $=12 \mathrm{~V}$ (typ). The startup circuit opens, and the startup circuit current stops. The Vcc pin has hysteresis, which begins oscillating at Vcc (start) and stops
 oscillating at "Under-Voltage lockout"(Vcc (stop stby $)=7 \mathrm{~V}($ typ $)$ or $(\mathrm{Vcc}($ stop normal $))=8 \mathrm{~V}($ typ $)$.

A bias assist function is provided for Vcc to ensure safe startup. For more information on the bias assist function, see section 3.1.3.

## CAT. No.1D0200-3E

### 3.1.2 Soft-Start (SS)

At startup, the OCL level changes in four stages. Current flowing to the main switching device also increases in stages. The envelope curves of the current to the main switch are shaped in four steps to avoid abrupt switch startups.
The soft-start time depends on "SS time" (Tss1) to (Tss3) settings. The time settings are determined by the IC.


### 3.1.3 Bias assist

MS1003SH and MS1004SH incorporate an assist function to supply energy to Vcc so that the voltage does not drop below "Under-voltage lockout" $($ VCC $($ stop stby $))=7 \mathrm{~V}($ typ $)$ or $(\mathrm{VCC}($ stop normal $))=8 \mathrm{~V}($ typ $)$ to cause oscillation stop when it drops immediately after oscillation initiation at startup. This function eliminates the oscillation stop period at startup.

Shown below is a schematic diagram of Vcc startup incorporating the bias assist function.


### 3.2.1 On-trigger circuit

As shown to the right, when a negative edge of the $\mathrm{Z} / \mathrm{C}$ pin voltage : $\mathrm{V}_{\mathrm{Z} / \mathrm{C}}$ reaches "Zero current detection voltage" $(\mathrm{VZ} / \mathrm{C})=0.25 \mathrm{~V}$ (typ), the gate signal is output, and the main switching device is turned on.
Current-critical operations are performed by detecting energy discharge timing with the control winding voltage : $\mathrm{V}_{\mathrm{NC}}$ before turning on the main switching device.

To minimize noise, negative edge detection detects a trigger while $\mathrm{V}_{\mathrm{Z} / \mathrm{C}}$ falls from Hi to Low. The VZ/C $=0.25 \mathrm{~V}$ incorporates 50 mV hysteresis for improved noise resistance.


Secondary rectification diode current


### 3.2.2 Quasi-resonance

In a circuit having resonating capacitor : Cq between the drain and the source of the main switching device, as shown to the right, when the secondary diode current reaches 0 A , damping begins at the resonance frequency based on the primary inductance : Lp of the main transformer and the resonating capacitor.
Adjusting the time constant of the CR connected to the $\mathrm{Z} / \mathrm{C}$ pin as shown on the right allows the main switching device to be turned on at a bottom of the damping voltage waveform, thereby reducing turn-on losses.


### 3.2.3 Soft drive

The soft drive circuit supplies a trigger voltage slightly greater than the gate threshold of the main switch as a gate drive voltage before constant voltage driving begins. After, this prevents the supply of greater gate voltage than necessary, because gate voltage supply matched to the drain current : $\mathrm{I}_{\mathrm{D}}$.
The soft drive reduces losses by the gate charge voltage, reduces reactive charge under light loads and reduces noise by controlling the resonating capacitor discharge peak current.


Damping of resonating capacitor discharge current


### 3.2.4 Bottom-skip mode

The MS1003SH and MS1004SH monitor the switching cycle. If the switching cycle length becomes shorter than "Bottom skip start time" (T (bottom skip start)) $=7.5 \mu \mathrm{~s}(\mathrm{typ})$, the IC enter the following modes:

MS1003SH switches from the normal quasi-resonance mode to the 1 bottom-skip mode (Turn-on at the second bottom).

MS1004SH switches from the normal quasi-resonance mode to the 2 bottom-skip mode (Turn-on at the third bottom).

In bottom-skip mode, the MS1003SH extends the off-period by a cycle of resonance and the MS1004SH by two cycles of resonance. This controls an increase in the frequency. Once in bottom-skip mode, the off-time monitoring timer setting changes. When the time from turn-on to the first bottom becomes longer than
"Bottom skip stop time" $(\mathrm{T}($ bottom skip stop $))=13 \mu$ s (typ), the IC returns to normal quasi-resonance mode. Using hysteresis in this manner prevents jitter and acoustic noise.


Sequence of MS1003SH

### 3.2.5 Output voltage control

The MS1003SH and MS1004SH control the output voltage : Vo with the on-time (TonF/B) proportional to the F/B voltage : $\mathrm{V}_{\mathrm{FB}}$.
TonF/B becomes " $\mathrm{F} / \mathrm{B}$ Minimum on time" (TonF/B (min)) when VF/B is 1.5 V , and " $\mathrm{F} / \mathrm{B}$ Maximum on tome" (TonF/B (max)) when VF/B is 4.5 V .
The F/B current : IF/B flows from the F/B pin. The impedance of the photocoupler transistor externally connected between the F/B pin and the GND pin is varied by a control signal from the secondary output detection circuit, thereby controlling the on-time of the main switching device to produce a constant voltage.
"Timer latch count start voltage" (VF/B (latch count)) = 4.6 V (typ) is set up for the $\mathrm{F} / \mathrm{B}$ pin. When the voltage exceeds the set level, the timer begins counting. After maintaining this state for approximately 2 s ( T (latch count)), the IC is latched.



### 3.3 Burst operation mode

### 3.3.1 Auto-burst mode (Auto-Standby mode)

The MS1003SH and MS1004SH switch between normal mode and burst mode automatically (auto-burst). This enables low standby power consumption with no other components required for standby mode.

1) Switching from normal mode to burst mode

The IC switches from normal mode to burst mode when the load becomes lighter and the OCL pin detects $\mathrm{I}_{\mathrm{D}}$ at "Standby switch voltage" $(\mathrm{VOCL}($ stby $))=45 \mathrm{mV}$ (typ) or less for longer than "Standby switch time" (Tstby) $=250 \mathrm{~ms}$ (typ).

2) Burst mode control

In burst mode, the OCL pin detects $\mathrm{I}_{\mathrm{D}}$, and every pulse is limited to "Standby threshold voltage" (VTH $($ stby $))=60 \mathrm{mV}(\mathrm{typ})$ to control oscillation.
Vo is controlled linearly in normal mode. In burst mode, oscillation begins when the $\mathrm{V}_{\mathrm{F} / \mathrm{B}}$ reaches "On-State voltage" (VF/B (stby start)) $=1.8 \mathrm{~V}(\operatorname{tgp})$ and stops when $\mathrm{V}_{\mathrm{F} / \mathrm{B}}$ falls to "Under-Voltage lockou" $(\mathrm{VF} / \mathrm{B}($ stby stop $))=0.8 \mathrm{~V}($ typ $)$. This control causes voltage ripples and intermittent oscillation, reducing switching loss per unit time and thereby reducing standby power consumption.
The following thresholds of Vcc also change from normal mode:

> O " Under-Voltage lockout" and "Start-Up circuit on voltage" are lowered by 1V from normal mode.
> "Under-Voltage lockout" : VCC (stop normal $)=8 \mathrm{~V}($ typ $) \rightarrow$ VCC (stop stby $)=7 \mathrm{~V}($ typ $)$
> "Start-Up circuit on voltage" : VCC (stup on normal $)=9 \mathrm{~V}($ typ $) \rightarrow$ VCC $($ stup on stby $)=8 \mathrm{~V}($ typ $)$

These allow down to the Vcc setting in burst mode and further reduce power consumption.

3) Switching from burst mode to normal mode

The IC switches automatically to normal mode when the load becomes heavier and $\mathrm{V}_{\mathrm{F} / \mathrm{B}}$ rises and exceeds "Standby reset F/B voltage" (VF/B (stby reset)) $=3 \mathrm{~V}$ (typ).
The thresholds changed at standby return to previous levels when the IC returns from burst mode to normal mode. At the same time, the soft- start activates for approximately $1 / 70$ of the normal startup to prevent jitter and other problems during mode switching.


## CAT. No.1D0200-3.1E

3.3.2 Super-standby mode (SP Standby mode)

Super-standby mode is an intermittent oscillation mode that minimizes power losses under micro loads. The function helps reduce input power.

1) Switching from normal mode or auto-burst mode to super-standby mode

The IC switches from normal mode or auto-burst mode to super-standby mode by stopping the external clamp of $\mathrm{V}_{\mathrm{Z} / \mathrm{C}}$ using a signal and by applying "SP Standby switch Z/C voltage" (VZ/C $(\mathrm{sp}$ stby $))=3 \mathrm{~V}($ typ $)$ or more per cycle.
In super-standby mode, the IC promptly lowers $t$ Vcc to "SP Standby On-state voltage" (VCC (sp stby start) $)=8.7 \mathrm{~V}(\mathrm{typ})$ to shift seamlessly from direct control to indirect control.
Standby signal ON (Photocoupler lights up):
$\mathrm{V}_{\mathrm{ZIC}}$ clamp $\Rightarrow$
Normal mode or auto-burst mode
Standby signal OFF (Photocoupler goes out):
$\mathrm{V}_{\mathrm{Z} / \mathrm{C}}$ clamp released $\Rightarrow$ Super-standby mode

2) Super-standby control

In super-standby mode, control shifts from direct control using the F/B pin to indirect control using the Vcc pin. Furthermore, On-State voltage and Under-voltage lockout are as follows.

SP standby On-State voltage: VCC (sp stby start) $=8.7 \mathrm{~V}$ (typ)
SP standby Under-voltage lockout: VCC (sp stby stop) $=9.3 \mathrm{~V}($ typ $)$
Control is implemented with a lower voltage than Vcc during normal operations. Vo is kept below regulation voltage, thereby bypassing activation of $\mathrm{F} / \mathrm{B}$ pin photocoupler and reducing power consumption.

3) Switching from super-standby mode to normal mode or auto-burst mode The IC exits super-standby mode by clamping $\mathrm{V}_{\mathrm{Z} / \mathrm{C}}$ at 3 V or less using an external signal.

### 3.4 Protection functions

### 3.4.1 Vcc overvoltage protection latch (OVP)

The MS1003SH and MS1004SH incorporate an overvoltage protection circuit (OVP).
The IC is latched when $\mathrm{V}_{\mathrm{NC}}$ exceeds "Over-Voltage threshold" $(\mathrm{VOVP})=26 \mathrm{~V}$ (typ) to provide indirect overvoltage protection for the secondary output (Vo). The IC is unlatched by momentarily dropping the Vcc to "Latch circuit reset voltage" $(\mathrm{VUL})=3.2 \mathrm{~V}$ (typ) or below.


### 3.4.2 Overcurrent protection (OCP)

A current detection resistor is connected between the OCL pin and the GND pin to detect the source current of the main switching device. The main switching device current is limited by pulse-by-pulse operation using a threshold voltage that varies with the on-time.

This current limit protection function incorporates a function to correct dependence on input voltage : Vin. The function changes the OCL threshold on the IC from the " Over current limit correction start voltage" (VTH (OCL start)) $=0.38 \mathrm{~V}$ (typ) to "Over current limit correction clamp voltage" (VTH (OCL) clamp) =
 0.54 V (typ) linearly with the on-time. Since the slope (di/dt) of ID of the main switching device is proportional toVin, when Vin increases, the current reaches the OCL threshold with smaller a main switching device peak current : IDP, and the drooping-point is corrected.



### 3.4.3 Overload protection (Timer latch circuit)

The overload timer latch function is a protection function that latches the IC when the $\mathrm{V}_{\mathrm{F} / \mathrm{B}}$ stays at "Timer latch count start voltage" (VF/B (latch count)) $=4.6 \mathrm{~V}$ or more for more than "Timer latch count" $(\mathrm{T}($ latch count $))=2 \mathrm{~s}$.
The power limit for protection is activated if power exceeds the power limit set as the overcurrent limit VTH (OCL), and the Vo begins to fall. $\mathrm{V}_{\mathrm{F} / \mathrm{B}}$ increases beyond the control limit, and the $\mathrm{V}_{\mathrm{F} / \mathrm{B}}$ increases to the VF/B (latch count) $=4.6$ V or more. The timer detects this voltage and begins counting.

When the increase in voltage is detected
 continuously for T (latch count) $=2 \mathrm{~s}$, the IC is latched to prevent a persisting overload. The timer is set for 2 seconds to avoid false detection.
The timer is reset if the $\mathrm{V}_{\mathrm{F} / \mathrm{B}}$ drops below the $\mathrm{VF} / \mathrm{B}$ (latch count) $=4.6 \mathrm{~V}$ or if the Vcc drops below the VUL as the timer counts. After the IC is latched, the bias assist function of the startup circuit turns off to reduce heat buildup in the IC.


## CAT. No.1D0200-3.1E

3.4.4 VCC-GND short circuit protection

If Vcc and GND short-circuit, current flows continuously to the startup circuit, and heat builds up in the IC. A function reduces "VCC current" (Icc) in the event of short circuits to prevent excessive heat buildup.

### 3.4.5 Leading edge blank (LEB)

The MS1003SH and MS1004SH incorporate "Leading edge blanking time" (TLEB) $=300 \mathrm{~ns}$, which rejects trigger signals from $I_{D}$ detection circuit for a certain period of time after the main switching device is turned on to improve the noise margin.
This function prevents false detection due to a gate drive current generated the moment the main switching device is turned on or to a current discharged from the resonating capacitor.

### 3.4.6 On-trigger malfunction prevention circuit (Tondead)

At startup or in the event of a load short circuit, Vo drops to levels significantly below the set voltage. Since the control coil voltage is proportional to Vo, it drops significantly as well. In this case, a false on-trigger timing may be detected due to the ringing voltage while the device is off. The device may be turned on before the current critical point.
To address this problem, the MS1003SH and MS1004SH incorporate a circuit for preventing on-trigger malfunctions at startup or in the event of short circuits.

This function disables "On dead time" $($ Tondead $)=2 \mu$ s after the


Secondary rectification diode current main switching device in the IC is turned off. This prevents false detection due to the ringing voltage while the device is off.

### 3.4.7 Thermal shutdown circuit (TSD)

The MS1003SH and MS1004SH incorporate a thermal shutdown circuit. The IC is latched at "Thermal shutdown temperature" $150^{\circ} \mathrm{C}$ (typ), and oscillation is stopped. The IC is unlatched by momentarily lower Vcc to the VUL or below.

## 4. Pin functions

### 4.1 Z/C pin

The $\mathrm{Z} / \mathrm{C}$ pin detects the NC winding voltage and outputs a turn-on signal. The pin has the following functions:

1) Gate on-trigger
2) Bottom-skip
3) Switching between super-standby mode and normal mode
4) Prevention of false turn-on (Tondead)
4.2 F/B pin

The F/B pin determines the on-time during constant voltage control. The pin has the following functions:

1) Determination of the on-time for the $\mathrm{F} / \mathrm{B}$ pin voltage (gate off-trigger)
2) Timer latch protection during no control or power limit over

### 4.3 GND pin

The GND pin is used as the ground reference of the IC.

### 4.4 OCL pin

The OCL pin uses a detection resistor to limit the primary current. The pin has the following functions:

1) Determination of the primary current peak during the four-step soft-start
2) Determination of the primary current peak during the auto-burst mode (auto-standby mode)
3) Determination of the maximum primary current peak (pulse-by-pulse)
4) Leading edge blank function

### 4.5 VG pin

The VG pin outputs a gate voltage and has the soft drive function.

### 4.6 Vcc pin

The Vcc pin is the IC power terminal and has the following functions:

1) UVLO
2) ON/OFF of the startup circuit
3) Bias assist function
4) Indirect control in super-standby mode
5) OVP latch
6) Unlatching
7) Vcc-GND short circuit protection
4.8 Vin pin

The Vin pin is connected to the positive side of the input capacitor and is used to power on the IC.

## CAT. No.1D0200-3.1E

## 5. Design procedure

The design procedure presented in this section is intended to illustrate an example of electrical design procedure. Make sure insulation materials, insulation configuration, and structure meet the safety standards set forth by the relevant authorities. The following table shows the units for the parameters used in the formulas encountered in this section:

- List of units used in the formulas in this section

| Description | Unit | Description | Unit |
| :---: | :---: | :---: | :---: |
| Voltage | V (volt) | Time | s (second) |
| Current | A (ampere) | Length | mm (millimeter) |
| Power | W (watt) | Area | $\mathrm{mm}^{2}$ (square millimeter) |
| Capacitance | F (farad) | Current density | $\mathrm{A} / \mathrm{mm}^{2}$ <br> (ampere per square millimeter) |
| Inductance | H (henry) | Magnetic flux <br> density | mT (millitesla) |
| Resistance | $\Omega$ (ohm) | Number of turns | turn |

5.1 Design flow chart


## CAT. No.1D0200-3.1E

5.2 Example of main transformer design conditions

The values below are provided as guideline values only. Make the appropriate adjustments to suit specific load conditions.

| Description |  |  |  |
| :--- | :---: | :---: | :---: |
|  | Rymbol | Unit | Reference value |
| Input voltage range | $\mathrm{V}_{\mathrm{AC}}$ | $[\mathrm{V}]$ | $85-276$ |
| Efficiency | $\eta$ | - | $0.80-0.85$ |
| Minimum oscillation frequency | $\mathrm{f}(\mathrm{min})$ | $[\mathrm{kHz}]$ | $35-50$ |
| On duty ratio | D | - | $0.4-0.6$ |
| Capacity of resonating capacitor | Cq | $[\mathrm{pF}]$ | $100-3300$ |
| Control voltage | VNC | $[\mathrm{V}]$ | $15-20$ |
| Magnetic flux density variation | $\Delta \mathrm{B}$ | $[\mathrm{mT}]$ | $250-300$ |
| Winding current density | $\alpha$ | $\left[\mathrm{A} / \mathrm{mm}^{2}\right]$ | $4-6$ |

* If the output capacity of the main switching device Coss is significant relative to the capacity setting of the resonating capacitor, Cq must be the capacity of the resonating capacitor plus Coss.
5.3 Formulas for main transformer design

| 1 | Minimum DC input voltage | $V_{D C(\text { min })}=1.2 \cdot V_{A C(\text { min })}$ | [V] |
| :---: | :---: | :---: | :---: |
| 2 | Maximum DC input voltage | $V_{D_{2} \ldots \ldots, \ldots,}=\sqrt{2} \cdot V_{A_{1}}$ | [V] |
| 3 | Maximum oscillation period | $T_{(\max )}=\frac{1}{f_{(\min )}}$ | [s] |
| 4 | Maximum on-time | $t_{o n(\max ) 11}=\frac{D}{f_{(\min )}}$ | [s] |
| 5 | Maximum off-time | $\left.t_{o f f(\max )}=\frac{N_{S 1} \cdot V_{D C(\min )} \cdot t_{\text {on }(\max , .,}}{N p \cdot\left(V_{O 1}+V_{F} 1\right.}\right)+t q$ | [s] |
| 6 | Quasi-resonance-time | $t q=\pi \cdot \sqrt{L p \cdot C q}$ | [s] |
| 7 | Maximum load power | $P_{O(\text { max })}=V o \cdot I_{O(\text { max })}$ | [W] |
| 8 | Maximum output power (reference value) | $P_{L}=1.2 \cdot P_{O(\max )}$ | [W] |
| 9 | Main switching device peak current | $I_{D P}=\frac{2 \cdot P_{L}}{\eta \cdot V_{D C(\text { min })} \cdot D}$ | [A] |


| 10 | Primary winding inductance | $L p=\frac{V_{D C(\text { min })} \cdot t_{n n(\text { max }, 2}}{I_{D P}}$ | $[\mathrm{H}]$ |
| :--- | :--- | :--- | :---: |
| 11 | Number of turns in primary <br> winding | $N p=\frac{V_{D C(\text { min })} \cdot t_{\text {on(max) } 1} \cdot 10^{9}}{\Delta B \cdot A e}$ | [Turn] |
| 12 | Core gap | $\lg =\frac{4 \cdot \pi \cdot A e \cdot N p^{2} \cdot 10^{-10} * A e ~: \text { Effective sectional }}{\text { area of core }\left[\mathrm{mm}^{2}\right]}$ | [mm] |

* The gap $\lg$ must be the center gap value.
* If the $\lg$ is 1 mm or greater, review the transformer core size and oscillation frequency and consider a redesign.

| 13 | Number of turns in control output winding | $N_{S 1}=\frac{N p \cdot\left(V_{u,}+V_{F 1}\right) \cdot\left(\frac{1}{f_{(\min )}}-t_{o n(\max ) 1}-t q\right)}{V_{D C(\min )} \cdot t_{o n(\max ) 1}}$ | [Turn] |
| :---: | :---: | :---: | :---: |
| 14 | Number of turns in noncontrol output winding | $N_{S 2}=N_{S 1} \cdot \frac{V_{O 2}+V_{F 2}}{V_{O 1}+V_{F 1}}$ | [Turn] |
| 15 | Number of turns in control winding | $N c=N_{S 1} \cdot \frac{V_{N C}+V_{F N C}}{V_{O 1}+V_{F 1}}$ | [Turn] |

* Symbols used in formulas 13 to 15

| Control output winding : <br> Output voltage 1 | $V_{O 1}$ | Output of control output winding : <br> Rectification diode forward voltage | $V_{F 1}$ |
| :--- | :---: | :--- | :--- |
| Non-control output winding : <br> Output voltage 2 | $V_{O 2}$ | Output of non-control output winding : <br> Rectification diode forward voltage | $V_{F 2}$ |
| Control winding : <br> Output voltage 1 | $V_{N C}$ | Output of control winding : <br> Rectification diode forward voltage | $V_{F N C}$ |

* If the control winding voltage $\mathrm{V}_{\mathrm{NC}}$ is not well regulated, set a lower value. To make the most of the super-standby function, set the voltage higher.

| 16 | Primary winding <br> sectional area | $A_{N P}=\frac{2 \cdot \sqrt{D} \cdot P o}{\alpha \cdot \sqrt{3} \cdot \eta \cdot V_{D C(\text { min })} \cdot t_{o n(\text { max) })} \cdot f_{(\text {min })}}$ |
| :--- | :--- | :---: | :---: |$\quad\left[\mathrm{mm}^{2]}\right] \quad\left[\mathrm{mm}^{2]}\right]$

[^0]
## CAT. No.1D0200-3.1E

5.4 Checking the operating points

The MS1003SH and MS1004SH have points of change at which the oscillation frequency changes according to the functions of the control IC.

Identifying each point helps predict the behavior of a prototype power supply. The following chart shows a model of oscillation frequency characteristics relative to output power. Knowing each operating point will provide approximate levels of the power, hysteresis width and drooping-point at these points of change.

MS1003SH and MS1004SH<br>Oscillation frequency characteristic model



The operating points to be calculated in this section are circled on the chart above.

- Bottom-skip start and end points
- Auto-burst start and end points
- Drooping-point

Obtain these points to check the following:
Is the standby operation properly performed in standby mode?
Is the bottom-skip hysteresis sufficient?
Is the drooping-point sufficiently greater than the output?
5.4.1 Variables in formulas

| Description | Symbol | Unit |
| :--- | :---: | :---: |
| DC input voltage setting | $\mathrm{V}_{\mathrm{DC}}$ | $[\mathrm{V}]$ |
| On-time under each condition | ton | $[\mathrm{s}]$ |
| Off-time under each condition | toff | $[\mathrm{s}]$ |
| Main switching device peak current <br> under each condition | IDP | $[\mathrm{A}]$ |
| Output power under each condition | Po | $[\mathrm{W}]$ |
| Primary current detection resistance | $\mathrm{R}(\mathrm{ocl})$ | $[\Omega]$ |
| OCL pin auto-burst threshold voltage | Vburst | $[\mathrm{V}]$ |
| OCL pin current detection threshold <br> voltage | $\mathrm{Vth}(\mathrm{ocl})$ | $[\mathrm{V}]$ |

The diagram to the right shows oscillation waveform models, including numbers of bottom to skip and tq.


For other symbols, see section 5.3 and the specification.

### 5.4.2 Bottom-skip start power

| 18 | On-time | $\text { ton }=\frac{N p \cdot\left(T_{\text {vunumun ok ip_start })}-t q\right) \cdot\left(V_{O 1}+V_{F 1}\right)}{N_{S 1} \cdot V_{D C}+N p \cdot\left(V_{O 1}+V_{F 1}\right)}$ | [s] |
| :---: | :---: | :---: | :---: |
| 19 | Off-time | $t o f f=T_{\text {(bottom_skip_start) }}-$ ton | [s] |
| 20 | Main switching device peak current | $I_{D P}=\frac{V_{D C} \cdot t o n}{L p}$ | [A] |
| 21 | Bottom-skip start power | $P o=\frac{V_{D C}^{2} \cdot \text { ton }^{2} \cdot \eta}{2 \cdot L p \cdot T_{\text {(bottom_skip_start) }}}$ | [W] |

If the bottom-skip start power obtained by the formulas above is greater than the bottom-skip end power obtained in section 5.4.3, the hysteresis is insufficient; redesign the transformer.

### 5.4.3 Bottom-skip end power

The bottom-skip function ends when either Condition 1 or Condition 2 is met. The bottom-skip end power will be the "bottom-skip end power 1 of the formula 25 of Condition 1 " or the "bottom-skip end power 2 of the formula 30 or the bottom-skip end power 3 of the formula 34 of Condition 2 ," whichever is smaller. (Depending on the input voltage you want to calculate, compare either the bottom-skip end power 2 or 3 of Condition 2 to bottom-skip end power 1.)

The chart on the next page shows model curves of bottom-skip start and end power levels relative to input voltage.

[Condition 1] The oscillation frequency fulfills T (bottom_skip_stop).

* In place of coefficient "A" in the formulas, substitute 1 for the MS1003SH and 2 for the MS1004SH.

| 22 | On-time | ton $=\frac{N p \cdot\left(T_{\text {wwuwnu. okip_stop) }}-t q\right) \cdot\left(V_{O 1}+V_{F 1}\right)}{N_{S 1} \cdot V_{D C}+N p \cdot\left(V_{O 1}+V_{F 1}\right)}$ | [s] |
| :--- | :--- | :--- | :--- |
| 23 | Off-time | toff $=T_{\text {(bottom_skip_stop) }}+2 A \cdot t q-t o n$ | [s] |
| 24 | Main switching device <br> peak current | $I_{D P}=\frac{V_{D C} \cdot t o n}{L p}$ | [A] |
| 25 | Bottom-skip end power 1 | $P o=\frac{V_{D C}^{2} \cdot t o n^{2} \cdot \eta}{2 L p \cdot\left(T_{\text {(botom_kip_stop) }}+2 A \cdot t q\right)}$ | [W] |

[Condition 2] The OCL pin voltage reaches the current detection threshold voltage in bottom-skip mode.
Under this condition, Vth (ocl) varies with input voltage. First, calculate the input voltage : $\mathrm{V}_{\mathrm{DC}}$ (clamp) at the point of change in $V$ th (ocl). If $V_{D C}$ does not exceed $V_{D C}$ (clamp), apply the formulas in next page 1). If $\mathrm{V}_{\mathrm{DC}}$ exceeds $\mathrm{V}_{\mathrm{DC}}$ (clamp), apply the formulas in 2).
The $\mathrm{V}_{\mathrm{DC} \text { (clamp) }}$ (Input voltage at the point of change in Vth (ocl)) is obtained with the following formula.

26
Input voltage at the point of change in Vth (ocl)

$$
V_{D_{\llcorner\ldots \ldots \ldots p)}}=\frac{L p \cdot V t h_{(O C L) \text { clamp }}}{T O C L \cdot R_{(O L)}}
$$

1) $V_{D C}<V_{D C}$ (clamp)

* In place of coefficient "A" in the formulas, substitute 1 for the MS1003SH and 2 for the MS1004SH.

| 27 | On-time | ton $=\frac{L p \cdot V t h_{(O C L) \text { clamp }}}{V_{D C} \cdot R_{(O C)}}$ | [s] |
| :--- | :--- | :--- | :---: |
| 28 | Off-time | toff $=\frac{V_{D C} \cdot N_{S 1} \cdot t o n}{N p \cdot\left(V_{O 1}+V_{F 1}\right)}+(2 A+1) \cdot t q$ | $[\mathrm{~s}]$ |
| 29 | Main switching device <br> peak current | $I_{D P}=\frac{V t h_{(O C L) \text { clanp }}}{R_{(O C L)}}$ | $[\mathrm{A}]$ |
| 30 | Bottom-skip end power 2 | $P o=\frac{V_{D C} \cdot V t h_{(O C L) \text { clamp }} \cdot \eta \cdot \text { ton }}{2 \cdot R_{(O C L)} \cdot(t o n+\text { toff })}$ | $[\mathrm{W}]$ |

2) $V_{D C}>V_{D C}$ (clamp)

* In place of coefficient "A" in the formulas, substitute 1 for the MS1003SH and 2 for the MS1004SH.

| 31 | On-time | $t o n=\frac{1}{\frac{V_{D C} \cdot R_{(O C L)}}{L p}-\frac{\left(V t h_{(O C L) \text { clamp }}-V t h_{(O C L \text { start })}\right)}{T_{(o c l)}}}$ | $[\mathrm{s}]$ |
| :--- | :--- | :--- | :--- |
| 32 | Off-time | $t o f f=\frac{V_{D C} \cdot N_{S 1} \cdot t o n}{N p \cdot\left(V_{O 1}+V_{F} 1\right.}+(2 A+1) \cdot t q$ | $[\mathrm{~s}]$ |
| 33 | Main switching device <br> peak current | $I_{D P}=\frac{V_{D C} \cdot t o n}{L p}$ | [A] |
| 34 | Bottom-skip end power 3 | $P o=\frac{V_{D C}{ }^{2} \cdot t o n^{2} \cdot \eta}{2 \cdot L p \cdot(t o n+t o f f)}$ | [W] |

### 5.4.4 Auto-burst start/end power

For Vburst in the formulas, substitute the VOCL (stby) or VTH (stby) indicated under "Auto standby modde" of "Electric/thermal characteristics" in the specification.
To obtain auto-burst start power, substitute VOCL (stby) $=0.045 \mathrm{~V}$ in place of Vburst.
To obtain the auto-burst end power, substitute VTH (stby) $=0.060 \mathrm{~V}$ in place of Vburst.

## CAT. No.1D0200-3.1E

* In place of coefficient "A" in the formulas, substitute 1 for the MS1003SH and 2 for the MS1004SH.

| 35 | On-time | ton $=\frac{L p \cdot \text { Vburst }}{V_{D C} \cdot R_{(O C L)}}$ | [s] |
| :--- | :--- | :--- | :--- |
| 36 | Off-time | toff $=\frac{V_{D C} \cdot N_{S 1} \cdot \text { ton }}{N p \cdot\left(V_{O 1}+V_{F 1}\right)}+(2 A+1) \cdot t q$ | $[\mathrm{~s}]$ |
| 37 | Main switching device peak current | $I_{D P}=\frac{V \text { Vburst }}{R_{(O C L)}}$ | [A] |
| 38 | Auto-burst start/end power | $P o=\frac{V_{D C} \cdot V b u r s t \cdot \eta \cdot \text { ton }}{2 \cdot R_{(O C L)} \cdot(\text { ton }+ \text { toff })}$ | $[\mathrm{W}]$ |

### 5.4.5 Drooping-point power

Vth (ocl) varies with input voltage. First, calculate the input voltage $V_{D C}$ (clamp) at the point of change in $V$ th (ocl). If $\mathrm{V}_{\mathrm{DC}}$ does not exceed $\mathrm{V}_{\mathrm{DC}}$ (clamp), apply the formulas in next page 1). If $\mathrm{V}_{\mathrm{DC}}$ exceeds $\mathrm{V}_{\mathrm{DC}}$ (clamp), apply the formulas in next page 2).

Just as in section 5.4.3, use the following formula to obtain the input voltage at the point of change in Vth (ocl).

| 26 | Input voltage at the point of <br> change in Vth (ocl) | $V_{\left.D_{\ldots \ldots \ldots} \ldots \ldots p\right)}=\frac{L p \cdot V t h_{(O C L) \text { clamp }}}{T O C L \cdot R_{(O C L)}}$ | $[\mathrm{V}]$ |
| :--- | :--- | :--- | :--- | :--- |

The chart below shows a model curve of the relationship between input voltage and drooping-point power.


CAT. No.1D0200-3.1E

1) $V_{D C}<V_{D C}$ (clamp)

| 39 | On-time | ton $=\frac{L p \cdot V t h_{(O C L) \text { clamp }}}{V_{D C} \cdot R_{(O Q)}}$ | $[\mathrm{s}]$ |
| :--- | :--- | :--- | :---: |
| 40 | Off-time | toff $=\frac{V_{D C} \cdot N_{S 1} \cdot t o n}{N p\left(V_{O 1}+V_{F} 1\right.}+t q$ | $[\mathrm{~s}]$ |
| 41 | Main switching device <br> peak current | $I_{D P}=\frac{V t h_{(O C L) \text { clamp }}}{R_{(O C L)}}$ | $[\mathrm{A}]$ |
| 42 | Drooping-point power | $P_{L}=\frac{V_{D C}{ }^{2} \cdot \operatorname{ton}^{2} \cdot \eta}{2 \cdot L p \cdot(t o n+t o f f)}$ | $[\mathrm{W}]$ |

2) $V_{D C}>V_{D C}$ (clamp)

| 43 | On-time | $\text { ton }=\frac{V t h_{(O C L s t a r t)}}{V_{D C} \cdot R_{(O C L)}} \frac{\left(V t h_{(O C L) \text { clamp }}-V t h_{(O C L s t a r t)}\right)}{}$ | [s] |
| :---: | :---: | :---: | :---: |
|  |  | Lp TOCL |  |
| 44 | Off-time | $t o f f=\frac{V_{D C} \cdot N_{S 1} \cdot t o n}{N p \cdot\left(V_{O 1}+V_{F} 1\right.}+t q$ | [s] |
| 45 | Main switching device peak current | $I_{D P}=\frac{V_{D C} \cdot t o n}{L p}$ | [A] |
| 46 | Drooping-point power | $P_{L}=\frac{V_{D C}{ }^{2} \cdot \text { ton }^{2} \cdot \eta}{2 \cdot L p \cdot(t o n+\text { toff })}$ | [W] |
| 47 | Vth (ocl) at droopingpoint | $V t h_{(o c l)}=\frac{\left(V t h_{(O C L) c l a m p}-V t h_{(O C L s t a r t)}\right)}{T O C L} \cdot t o n+V t h_{(O C L s t a r t)}$ | [V] |

The results of calculations for the operating points above are provided as guidelines. They may differ from actual power supply characteristics for various reasons, including power supply efficiency, filter circuit, and control IC signal delays.

### 5.5 Pin design

### 5.5.1 Z/C pin (Pin 1)

The operating mode switching circuit described in this section incorporates a photocoupler that receives signals from the secondary side. For the secondary circuit configuration, see 1.6. basic circuit configuration.

## (1) Basic circuit

This is the simplest circuit configuration for designs requiring only normal mode. Since auto-burst mode is available, it is the easiest design for a power supply featuring standby mode.

(2) Circuit for using super-standby mode

The diagram to the right shows the basic circuit for using super-standby mode. A photocoupler is added to switch the $\mathrm{Z} / \mathrm{C}$ pin between high and low levels. If the photocoupler activates, the circuit operates in normal mode. If the photocoupler deactivates, the circuit operates in super-standby mode.


The photocoupler current must be carefully set so that the $\mathrm{Z} / \mathrm{C}$ pin voltage falls sufficiently low.

- Protection for this circuit configuration

Protect with a zener diode (DZ301) if the insulation appears likely to break down between the photocoupler (PH102) and the primary or secondary side, as shown to the right.

(3) Circuit for operating the photocoupler at low current

This circuit uses less power to operate the PH102 in auto-burst mode, thereby slightly enhancing efficiency in auto-burst mode compared to circuit (2).

(4) Setting components

1) $R 105+R 106$

The absolute maximum rating of the $\mathrm{Z} / \mathrm{C}$ pin is $\pm 5 \mathrm{~mA}$. A zener diode is mounted for protection between the Z/C pin (Pin 1) and the GND pin (Pin 3). This diode determines the absolute maximum current rating. Set resistance so that the current does not exceed this level.

The diagram to the right shows a model circuit, which is a basic circuit with an onboard protection element (zener diode) added. I(1) and I(2) represent currents flowing to this onboard protection element. The current $\mathrm{I}(1)$ flows when the Nc winding output is a positive voltage. $\mathrm{I}(2)$ flows when the Nc winding output is a negative voltage.

$\mathrm{I}(1)$ and $\mathrm{I}(2)$ must not exceed the absolute
maximum rating. In ordinary designs, set resistance so that these currents do not exceed $80 \%$ of the absolute maximum rating ( $\pm 4 \mathrm{~mA}$ ).

The following table gives formulas for calculating the resistance R105 + R106:

| 48 | Resistance assuming a <br> positive voltage for Nc <br> winding | $R 105+R 106 \geq \frac{\frac{N c \cdot\left(V_{O 1}+V_{F 1}\right)}{N_{S 1}}-V C L(H)}{I_{\circledast}}$ | $[\Omega]$ |
| :--- | :--- | :---: | :---: |
| 49 | Resistance assuming a <br> negative voltage for Nc <br> winding | $R 105+R 106 \geq \frac{\frac{N c \cdot V_{D C(\max )}}{N p}-V C L(L)}{-I_{®}}$ | $[\Omega]$ |

$\mathrm{VCL}(\mathrm{H})$ and $\mathrm{VCL}(\mathrm{L})$ are the clamping voltages of the onboard protection element, a protective zener diode. The specification gives these values.
If the basic circuit configuration shown in section (1) is used, I(1) flows to the D102. In this case, formula 48 may be disregarded.
2) R106 and C108

These components set up the quasi-resonance period tq. Adjust to the quasi-resonance bottom-point while monitoring actual waveforms.

| Symbol | Initial design value |
| :---: | :---: |
| C108 | 100 pF |
| R106 | $1 \mathrm{k} \Omega$ or greater |



The maximum voltage applied to both ends of C114 is calculated as shown in the formula 50.
Determine the withstand voltage of C114 by referring to the calculated value.

| 50 | Maximum voltage applied <br> to both ends of C 108 | $V_{C 108}=\left(V_{O 1}+V_{F 1}\right) \frac{N c}{N_{S 1}}+V_{D_{\llcorner }, \ldots, \ldots,} \frac{N c}{N p}$ | $[\mathrm{~V}]$ |
| :---: | :--- | :--- | :--- |

3) D102

This diode sets the $\mathrm{Z} / \mathrm{C}$ pin to low-level to activate normal mode.
As described in section 3.2.1, the on-trigger circuit detects the $\mathrm{Z} / \mathrm{C}$ pin voltage when it reaches VZ/C $=0.25 \mathrm{~V}$ (typ). Thus, the diode should not reduce the voltage below VZ/C. Make sure the diode has adequate $\mathrm{V}_{\mathrm{F}}$ to secure $\mathrm{VZ} / \mathrm{C}$.

### 5.5.2 F/B pin (Pin 2)

(1) Basic circuit

The diagram to the right shows the basic circuit. PH101 is a photocoupler for constant voltage control. R107 and C107 are noise reduction components.

C107 has a capacitance between 470 pF and 2200 pF . Set the initial design value to 1000 pF . R107 is set between $39 \mathrm{k} \Omega$ and $47 \mathrm{k} \Omega$. Normally, it should be set to $47 \mathrm{k} \Omega$. If the resistance falls below $39 \mathrm{k} \Omega$, the timer latch function may be disabled.

(2) Circuit Protection

PH101 may exhibit insulation breakdown during a short circuit test. If so, protect the circuit using a zener diode, as shown to the right. A zener diode (DZ302) for 10 V or greater should have negligible effect on IC functions for normal use.

(3) Phase compensation of F/B pin

C107 is used not just to reduce noise, but to adjust feedback response. However, in a large-capacity or multi-output power supply, phase compensation by the secondary control circuit may be inadequate.

If so, add a circuit between the $\mathrm{F} / \mathrm{B}$ pin and the GND pin, as shown to the right. Doing so can resolve various issues, including hunting.
Refer to the following table to determine constants.


| Symbol | Initial design value |
| :---: | :---: |
| R 303 | $4.7 \mathrm{k} \Omega$ |
| C 301 | $0.1 \mu \mathrm{~F}$ |

(4) Additional circuit to F/B pin

When adding a circuit to the power supply circuit due to load setting conditions or for other reasons, be careful to avoid disabling the timer latch function. Disabling the timer latch will affect power supply performance.

### 5.5.3 OCL pin (pin 4)

(1) Basic circuit

The diagram to the right shows the basic circuit.
The circuit consists of R104 for primary current detection and a filter circuit comprising R103 and C106.
R104: Resistance required in section 5.4
C 106 : Initial design value of 220 pF
Design values from 220 pF to 3300 pF
R103: Initial design value of $100 \Omega$
Design values from 100 to $470 \Omega$


Increase the constants if switching noise is significant and may lead to malfunctions.
(2) Protection for large output power

If oscillation noise is significant-for instance, because output power is large-a high negative voltage may be applied to the OCL pin. Since the MS100xSH series are single power supply ICs, a negative voltage may damage the IC or cause malfunctions.
The following diagram shows a circuit that incorporates a feature to protect the OCL pin against negative voltages. The added diode (D301) should have small $\mathrm{V}_{\mathrm{F}}$ (a Schottky barrier diode is recommended) and should be connected as close as possible to the pin.


### 5.5.4 VG pin (Pin 5)

(1) Basic circuit

The VG pin outputs switching signals. It can be used when the main switching device is a voltage-driven element.
The diagram to the right shows the basic circuit configuration. The initial design values should be $10 \Omega$ for the gate resistor R102 and $33 \mathrm{k} \Omega$ for the resistor R101 between the gate and the source.
(2) Circuit requiring a drive circuit

The main switching device driving performance of the MS100x series is specified under "Soft drive" of "Electric/thermal characteristics" in the specification. A circuit for enhancing the driving performance is required between the VG pin and the main switching device as shown to the right if the main switching device cannot be driven directly by the VG pin in the basic circuit (1).
Refer to the diagram to the right to determine constants.


Use the gate total charge quantity Qg of the main switching device as a guide for determining whether a driving circuit is required.

| Qg of main switching device $>20 \mathrm{nC}$ to 25 nC | Driving circuit required |
| :--- | :--- |
| QG of main switching device $<20 \mathrm{nC}$ | No driving circuit required |

(3) Handling high power

Design the drive circuit as shown below if a power supply circuit requires more than one main switching device. The diagram illustrates an example of a circuit using two main switching devices. For configurations involving three main switching devices, connect the devices in parallel based on the example. Use the constants shown in the diagram as initial design values and evaluate to determine optimal constants.


### 5.5.5 Vcc pin (Pin 6)

(1) Basic circuit

The diagram to the right is the basic circuit. The circuit consists of D103 and C109 for rectifying the Nc winding output and C110 for noise reduction between Vcc and GND.

For C110, use a capacitor with good frequency characteristics. Design around $0.22 \mu \mathrm{~F}$.

(2) Measure (1) against poorly regulated Vcc

If the Vcc is not well regulated due to design conditions, such as the load specification, add R110 as shown below to the left. This is generally the most cost-effective way to improve regulation. The chart to the right shows model lines of Vcc regulation relative to output power. The narrow line represents Vcc voltage regulation with the basic circuit (1). The measure adjusts behavior to the bold line.

(3) Measure (2) against poorly regulated Vcc

The diagram below shows a circuit that improves regulation more effectively than measure (2).


| Symbol | Initial design value | Recommended value |
| :--- | :---: | :---: |
| R310 | $560 \Omega$ | $220 \Omega-1 \mathrm{k} \Omega$ |
| DZ303 | 18 V | $16 \mathrm{~V}-22 \mathrm{~V}$ |

* Keep in mind potential losses associated with R310.

This measure will improve the regulation (represented by the narrow line) and move it to the bold line on the chart to the right. The voltage setting of DZ303 is the operating point of DZ303, as shown to the right.

This circuit incorporating this measure is the most effective circuit available when using super-standby mode. No losses occur in super-standby mode.

(4) Measure (3) against poorly regulated Vcc

If the measures described in section (2) and (3) above do not work, use a dropper circuit as shown below to stabilize Vcc. Use the constants given below as guidelines.


When selecting DZ304, note the withstand voltage between Q306 and EB.
If the withstand voltage between Q306 and EB is 5 V , select 22 V or greater.
If the withstand voltage between Q306 and EB is 7 V , select 20 V or greater.
This measure stabilizes Vcc to the zener voltage of DZ304 plus $\mathrm{V}_{\mathrm{BE}}$ of Q306. Unless DZ305 is added as shown in the diagram above, OVP of the Vcc pin cannot be used. Set the zener voltage of DZ305 so that the OVP functions properly.
The chart to the right shows a Vcc regulation model after implementing the measures above. Activating the dropper circuit stabilizes the voltage. When DZ305 activates, the voltage becomes the OVP voltage.

(5) Circuit protection

The Vcc pin may break down during a short circuit test. If so, protect the circuit using a zener diode (DZ306), as shown to the right. A zener diode for 30 V or greater should have negligible effect on IC functions for normal use.


### 5.5.6 Setting resonating capacitor

The capacitance set for the resonating capacitor should be between 100 pF and 3300 pF for real-world applications. No other restrictions apply.
(1) Conditions under which a relatively large capacitance is selected

- The quasi-resonance bottom is close to 0 V because, for example, input voltage is low and the main switching device loss is expected to be very small.
- The conducted emissions are high.
- The surge voltage is large relative to the withstand voltage of the main switching device, and there is no margin.
(2) Conditions under which a relatively small capacitance is selected
- The main switching device generates significant heat.
- Standby power must be minimized.

The following table lists the effects of changes in the resonating capacitor on power supply performance.

| Item | Decrease capacitance. | $\Leftrightarrow$ | Increase capacitance. |
| :--- | :---: | :---: | :---: |
| Main switching device peak voltage | Rise | $\Leftrightarrow$ | Fall |
| Drooping-point power | Increase | $\Leftrightarrow$ | Decrease |
| Heat buildup in the main switching device | Decrease | $\Leftrightarrow$ | Increase |
| Main switching device current immediately <br> after powering on | Decrease | $\Leftrightarrow$ | Increase |
| Main switching peak current under the same <br> output power conditions | Decrease | $\Leftrightarrow$ | Increase |
| Regulation of Vo | Decline | $\Leftrightarrow$ | Improve |
| Regulation of Vcc | Decline | $\Leftrightarrow$ | Improve |
| Power supply efficiency | Improve | $\Leftrightarrow$ | Decline |
| Noise | Rising tendency | $\Leftrightarrow$ | Declining tendency |

In efforts to optimize power supply performance, changes in the capacitance of the resonating capacitor often involve trade-offs. Carefully examine the advantages and disadvantages of the change when determining the constants. It may be possible to improve the trade-offs by redesigning the transformer. Consider redesigning the transformer to optimize power supply performance.

## 6. Example circuit diagram

6.1 Circuit diagram


This circuit is based on the results of calculations described in section 6.2 below. Actual values may differ from calculations due to differences in efficiency and in the response system, variance in IC thresholds, temperature drifts for each component, and various other factors. Use the results of calculations as guidelines. In the example circuit, the OCL resistance ( $\mathrm{R}_{(\mathrm{OCL})}$ ) is changed from $0.37 \Omega$ to $0.39 \Omega$ due to discrepancies between the actual device and calculations. The transformer inductance at AL-value $=140$ has been changed from 0.656 mH to 0.647 mH based on information from the transformer manufacturer.
6.2 Calculations for example circuit design

This section discusses the design procedure for the example circuit shown in section 6.1.
(1) I/O specification and transformer

| Control IC | MS1003SH |
| :---: | :---: |
| Input specification | AC85-132V |
| Output specification | $12 \mathrm{~V} / 2.1 \mathrm{~A}$ |
| Transformer | ECO2219 (TDK) |

(2) Initial design value list

| VDC(min) | 102 V | D | 0.47 | Cq | 470 pF |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{VDC}(\max )$ | 187 V | Po | 25.2 W | PL | $1.2 \times \operatorname{Po}[\mathrm{W}]$ |
| $\mathrm{f}(\min )$ | 50 kHz | $\eta$ | 0.85 | Ae | $46.4 \mathrm{~mm}^{2}$ |
| $\mathrm{Vo1}$ | 12 V | VNC | 15 V | $\Delta \mathrm{~B}$ | 300 mT |
| $\mathrm{V}_{\mathrm{o} 1}$ rectification diode forward voltage: $\mathrm{V}_{\mathrm{F} 1}$ |  |  |  |  | 0.8 V |
| $\mathrm{~V}_{\mathrm{NC}}$ rectification diode forward voltage: $\mathrm{V}_{\mathrm{FNC}}$ |  |  |  |  | 0.6 V |

* Setting the on duty ratio (D)

The on duty ratio D is determined primarily by the withstand voltage of the main switching device and the corresponding heat buildup. The following table lists changes in characteristics resulting from changes in D.

| On duty ratio (D) | Decrease | $\Leftrightarrow$ | Increase |
| :--- | :---: | :--- | :--- |
| Voltage applied to the main switching device | Fall | $\Leftrightarrow$ | Rise |
| Main switching device peak current | Increase | $\Leftrightarrow$ | Decrease |
| Main switching device switching loss | Increase | $\Leftrightarrow$ | Decrease |
| Main switching device conduction loss | Increase | $\Leftrightarrow$ | Decrease |
| Oscillation frequency fluctuation range | Decrease | $\Leftrightarrow$ | Increase |

(3) Calculating the primary inductance: Lp and the main switch peak current: $I_{D P}$

Substitute
Formula 4: $t_{o n(\max ) 1}=\frac{0.47}{50 \times 10^{3}}=9.4 \mu \mathrm{~s}$ and
Formula 9: $I_{D P}=\frac{2 \times 25.2 \times 1.2}{0.85 \times 102 \times 0.47}=1.484 \mathrm{~A}$ into formula 10 .
Formula 10: $L p=\frac{102 \times 9.4 \times 10^{-6}}{1.484}=0.646 \mathrm{mH}$
(4) Calculating the number of turns in the primary winding: Np

Substitute
Formula 4: $t_{o n(\max ) 1}=\frac{D}{f_{(\min )}}=\frac{0.47}{50 \times 10^{3}}=9.4 \mu$ s into formula 11.
Formula 11: $N p=\frac{V_{D C(\min )} \cdot t_{o n(\max ) 1} \cdot 10^{7}}{\Delta B \cdot A e}=\frac{102 \times 9.4 \times 10^{-6} \times 10^{7}}{300 \times 0.464}=68.88 \mathrm{turns}$
Round the result to the nearest integer, i.e., $\mathrm{Np}=68$ turns.
(Round up the result when adjusting D upwards. In the example, the result is rounded down to adjust it downwards.)
(5) Calculating the number of turns in the control output winding : $\mathrm{N}_{\mathrm{S} 1}$

Formula 6: $t q=3.14 \cdot \sqrt{0.646 \times 10^{-3} \times 470 \times 10^{-12}}=1.73 \mu \mathrm{~s}$
Formula 13: $\quad N_{S 1}=\frac{(12+0.6) \times 68 \times\left(\frac{1}{50 \times 10^{3}}-9.4 \times 10^{-6}-1.73 \times 10^{-6}\right)}{102 \times 9.6 \times 10^{-6}}=7.76$ turns
Round the result to the nearest integer, i.e., $\mathrm{N}_{\mathrm{S} 1}=8$ turns.
(Round down the result when adjusting D upwards. In the example, the result is rounded up to adjust it downwards.)
(6) Calculating the number of turns in the control winding : Nc

Formula 15: $\quad N c=8 \times \frac{15+0.8}{12+0.6}=10.03$ turns
Round the result to the nearest integer, i.e., $\mathrm{Nc}=10$ turns.
(Round up the result when adjusting the voltage upwards. When adjusting it downwards, round it down.)
(7) Recalculating the transformer design

The actual design values of a transformer differ from initial design values because results are rounded to integers during the design process and because actual resistances and inductances differ from calculations.

The differences are corrected and the OCL resistance $\mathrm{R}_{(\mathrm{OCL})}$ and transformer core gap are determined as follows:

1) Correcting the main switching peak current and determining OCL resistance $R_{(O C L)}$

Calculate $\mathrm{R}_{\text {(OCL) }}$ based on the relationship between the main switching peak current obtained in section (3) and the VTH (OCL) clamp.

$$
R_{(O C L)}=\frac{0.54}{1.484}=0.3638 \Omega
$$

To adjust resistance, change $\mathrm{R}_{(\mathrm{OCL})}$ to $0.37 \Omega$ (e.g., $0.22 \Omega+0.15 \Omega$ ).
The main switching peak current changes to $I_{D P}=\frac{0.54}{0.37}=1.46 \mathrm{~A}$.
2) Determining the core gap and correcting the inductance

To specify the core gap when ordering a transformer, you can use the result of formula 12 in section 5.3. Note that using the inductance coefficient "AL-value" is more common.

The AL-value is among the key parameters that determine transformer core performance, together with the NI-limit expressed in [ $\frac{n H}{N^{2}}$ ] and magnetic saturation condition.

The inductance is corrected based on the assumption that the AL-value is 140 .
(Standard AL-values vary from manufacturer to manufacturer. Contact the transformer manufacturer to obtain more information.)

Since $\mathrm{AL}-$ value $=\frac{n H}{N^{2}}$, the result is $140 \times 68^{2}=647360 \mathrm{nH}$.
The inductance Lp is corrected to 0.647 mH .
3) Correcting initial design values

From the $\mathrm{I}_{\mathrm{DP}}$ and Lp obtained in Sections 1) and 2), the initial design values are corrected as follows:

Formula 10: $\quad t_{o n(\max ) 1}=\frac{L p \cdot I_{D P}}{V_{D C(\min )}}=\frac{0.647 \times 10^{-3} \times 1.46}{102}=9.26 \mu \mathrm{~s}$

Formula 6: $\quad t q=3.14 \cdot \sqrt{0.647 \times 10^{-3} \times 470 \times 10^{-12}}=1.73 \mu \mathrm{~s}$
Formula 5: $\quad t_{\text {off (max) }}=\frac{8 \times 102 \times 9.26 \times 10^{-6}}{68 \times(12+0.6)}+1.73 \times 10^{-6}=10.55 \mu \mathrm{~s}$
On duty ratio: $D=\frac{t_{o n(\max ) 1}}{t_{o n(\max ) 1}+t_{\text {off ( max })}}=\frac{9.26}{9.26+10.55}=0.467$
Minimum oscillation frequency: $f_{(\text {min })}=\frac{1}{t_{o n(\max ) 11}+t_{\text {off (max })}}=\frac{1}{9.26+10.55}=50.48 \mathrm{kHz}$

Formula 9: $\quad P_{L}=\frac{I_{D P} \cdot \eta \cdot V_{D C(\min )} \cdot D}{2}=\frac{1.46 \times 0.85 \times 102 \times 0.467}{2}=29.56 \mathrm{~W}$
The preceding calculation shows that the drooping-point power is 1.173 times the maximum power; i.e., $P_{L}=1.173 \cdot P_{O(\text { max })}$.

The following formula gives $\Delta \mathrm{B}$ :

$$
\Delta B=\frac{V_{D C(\min )} \cdot t_{o n(\max ) 1} \cdot 10^{7}}{N p \cdot A e}=\frac{102 \times 9.26 \times 10^{-6} \times 10^{7}}{68 \times 0.464}=299.35 \mathrm{mT}
$$

The result indicates whether $\Delta \mathrm{B}$ presents any problems.

- Corrected parameters

| $\mathrm{f}(\mathrm{min})$ | 50.48 kHz | D | 0.467 | $\Delta \mathrm{~B}$ | 299.4 mT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Lp | 0.647 mH | tq | $1.73 \mu \mathrm{~s}$ | PL | $1.173 \times \operatorname{Po}[\mathrm{W}]$ |
| Np | 68 turns | Ns 1 | 8 turns | Nc | 10 turns |

Check to determine whether these corrected values are adequate. In particular, make sure $P_{L}$ is not too large (the output current is not too large) or too small (there is sufficient margin relative to load) and that the resulting conditions do not lead to saturation of $\Delta \mathrm{B}$.
(8) Estimating the voltage applied to the main switching device

After finalizing the transformer design, estimate the withstand voltage of the main switching device and check to determine whether the selected main switching device has sufficient withstand voltage. The diagram to the right shows a model waveform of the main switching device when the main switching device is off. The maximum voltage of the main switching device is estimated by calculating (1) to
 (4).

1) $V_{D C}$

This is the same as the input capacitor voltage. Formula 2 gives the maximum value. In this example, the maximum value is 186.7 V .
2) Flyback voltage

This is the transformer's flyback voltage: $\frac{N p \cdot\left(V_{O 1}+V_{F 1}\right)}{N_{S 1}}$
The following formula gives the voltage: $\frac{68 \cdot(12+0.6)}{8}=107.1 \mathrm{~V}$
3) Surge voltage

This surge voltage attributable to leakage inductance varies from specification to specification and from transformer to transformer. In this example, it is estimated to be 150 V at maximum. This parameter must be confirmed using actual equipment.
4) Quasi-resonance bottom voltage

The higher this voltage, the greater the switching loss. This is obtained by subtracting (2) from (1) above. In this example, it is $186.7 \mathrm{~V}-107.1 \mathrm{~V}=79.6 \mathrm{~V}$.

The maximum voltage of the main switching device is $186.7 \mathrm{~V}+107.1 \mathrm{~V}+150 \mathrm{~V}=443.8 \mathrm{~V}$. For instance, a MOSFET capable of withstanding 500 V is suitable for use with a margin exceeding $10 \%$ ( 450 V ). If the withstand voltage is too low, reduce on duty ratio D . Increase the on duty ratio D to make the most of quasi-resonance effects.
(8) Checking operating points

When checking the operating points, use the design values corrected in section 6.2 (7)-3).
Work out the operating points of the example power supply in accordance with section 5.4.
The following table gives the results of calculations based on an input voltage of DC 120V:

| (1) | Bottom-skip start power | 9.33 W |
| :---: | :---: | :---: |
| (2) | Oscillation frequency at bottom-skip start | 133.3 kHz |
| (3) | Bottom-skip end power <br> Bottom-skip end power 1 from formula 25 of [Condition 1] $\qquad$ <br> As DC120V $=\mathrm{V}_{\mathrm{DC}}<\mathrm{V}_{\mathrm{DC}}$ (clamp) $=129.4 \mathrm{~V}$; <br> Bottom-skip end power 2 from formula 30 of [Condition 2]-1) $\qquad$ <br> Bottom-skip end power $1<$ Bottom-skip end power 2 <br> Bottom-skip end power 1 is used. | 16.23W |
| (4) | Oscillation frequency at bottom-skip end Calculated from formulas 22 and 23 for bottom-skip end power 1. | 60.74 kHz |
| (5) | Auto-burst start power | 0.62W |
| (6) | Oscillation frequency immediately before auto-burst start | 151.86 kHz |
| (7) | Auto-burst end power | 1.03 W |
| (8) | Oscillation frequency immediately after auto-burst end | 141.87 kHz |
| (9) | Drooping-point power <br> Calculated from formula 30 as $\mathrm{DC120V}=\mathrm{V}_{\mathrm{DC}}<\mathrm{V}_{\mathrm{DC}}$ $($ clamp $)=129.4 \mathrm{~V}$. | 31.8 W |
| (10) | Oscillation frequency at drooping-point | 54.3 kHz |

The chart below shows a model of the oscillation frequency characteristics relative to output power indicating each operating point. Check the operating points (1) to (10).


# MS1003SH / MS1004SH <br> <br> Application note Ver.3.1 

 <br> <br> Application note Ver.3.1}

Issued by : Applied Technology Dept.
Applied Technology Sect. 1

Issued: Sep. 10, 2019

SHINDENGEN ELECTRIC MFG. CO., LTD.


[^0]:    * Shindengen recommend a wire diameter of 0.2 mm or greater for the Nc winding to simplify calculations.

